(Preliminary) #### **Description** The DM4032 is an ultra-wideband phase delay fabricated using 0.1-µm HBT GaAs technology. The high output voltage, excellent rise and fall times, and the high eye diagram quality at all data rates up to 12.5 Gb/s makes the DM4032 suitable for timing adjustment in data and clock distribution at a very high speed. Complex digital applications that can benefit from the DM4032 include clock data recovery, edge detectors, NRZ/RZ converters, MUX/DEMUX, and data restoration It is based on an ECL topology in order to guarantee high-speed operation. The device features a single delay element that provides up to 50 ps delay and a 180 deg. shift capability. The delay control can be either differential (using both VCp and VCm) or single-ended (VCp is the active control pad while VCm is shorted to VCref). The nominal control voltage range for the delay is from -2.2 V to -3 V, whether the control is single-ended or differential. The flipping control can be either differential (using both VFp and VFn), or single-ended (VFp is the active control pad while VFm is shorted to VCref). The nominal control voltage for the flipping is -2.2 V or -3.0 V whether the control is single-ended or differential. The device is capable of delaying NRZ streams with a data rate up to 12.5 Gb/s or a clock signal with frequency up to 10.7 GHz. The inputs and the outputs are DC coupled. At the input side the internal 50-ohm resistors avoid the need for external impedance matching terminations. The DM4032 uses SCFL I/O levels and is designed so to allow for either single ended or differential data input. #### **Features** - >Wideband signal handling: up to 12.5 Gb/s NRZ - ➤ Delay adjustment: to 50 ps - > Flipping capability (180 deg. shift) - >900 mVpp typical single-ended output - ➤ Jitter RMS: <1.5 ps - ➤Output rise time (20% 80 %): <23 ps - ➤Output fall time (20% 80 %): <23 ps - >50-ohm matched DC-coupled inputs and outputs - ➤ Differential or single-ended I/O - ➤ Power consumption: 1.15 W #### **Device Diagram** (Preliminary) ## Timing Diagram ### Absolute Maximum Ratings Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this document is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Symbol | Parameters/conditions | Min. | Max. | Units | |------------------|-----------------------------------|------|------|-------| | V <sub>EE</sub> | Power supply voltage | -5.5 | 0 | V | | V <sub>IH</sub> | Input voltage level, high level | -1.5 | 1.5 | V | | V <sub>IL</sub> | Input voltage level, low level | -1.5 | 1.5 | V | | VC | Delay control voltage | -5.0 | 0 | V | | VF | Flipping control voltage | -5.0 | 0 | V | | T <sub>A</sub> | Operating temperature range – die | -15 | 125 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | ### Recommended Operational Conditions | Symbol | Parameters/conditions | Min. | Тур. | Max | Units | |-------------------|------------------------------------------------|------|-------|------|----------| | T <sub>A</sub> | Operating temperature range – die | 0 | | 85 | °C | | V <sub>EE</sub> | Power supply voltage | | -5 | | <b>V</b> | | VC | Delay control voltage | -3.0 | -2.6 | -2.2 | ٧ | | VF | Flipping control voltage | -3.0 | | -2.2 | ٧ | | V <sub>IH</sub> | Input voltage level, high level (single ended) | | 0.0 | | V | | V <sub>IL</sub> | Input voltage level, low level (single ended) | | -0.9 | | V | | V <sub>INDC</sub> | DC input voltage (with DC-coupled input) | | -0.45 | | V | **Symbol** **Parameters** ### DM4032 50-ps Wideband Phase Delay With 180-deg. Flipper Min Тур (Preliminary) Max **Units** W #### Electrical Characteristics - 1. Electrical characteristics at ambient temperature. 2. In case of single-ended input the unused pin has to be tied to VINDC. - 3. In case of singleended output the unused one has to be terminated via DC block plus 50 ohms to ground. 4. Refer to timing diagram. 5. On a 10.7 Gb/s PRBS pattern. | $V_{EE}$ | Power supply voltage | -4.5 | -5.00 | -5.25 | V | |-------------------|-------------------------------------------------|------|-------|-------|-----| | V <sub>IH</sub> | Input voltage level, high level (single ended) | | 0.0 | | V | | $V_{\text{IL}}$ | Input voltage level, low level (single ended) | | -0.9 | | V | | $V_{\text{INDC}}$ | DC input voltage (with DC-coupled input) (2) | | -0.45 | | V | | V <sub>out</sub> | Data output voltage amplidude (3) | 0.8 | 0.9 | 1.0 | V | | T <sub>R</sub> | Output rise time (20% – 80%) | | 22 | | ps | | T <sub>F</sub> | Output fall time (20% – 80%) | | 20 | | ps | | TD <sub>H</sub> | Output delay low-high transition <sup>(4)</sup> | | 180 | | ps | | $TD_L$ | Output delay high-low transition <sup>(4)</sup> | | 180 | | ps | | $T_{ADJ}$ | Output phase delay adjustment(4) | | 50 | | ps | | S <sub>11</sub> | Input return loss (up to 15 GHz) | | 23 | | dB | | S <sub>22</sub> | Output return loss (up to 15 GHz) | | 8 | | dB | | F <sub>MAX</sub> | Maximum clock frequency | | 10.7 | | GHz | | J <sub>p-p</sub> | Peak-to-peak jitter <sup>(5)</sup> | | 9 | | ps | | $J_{\rm rms}$ | RMS jitter <sup>(5)</sup> | | 1.5 | | ps | | I <sub>EE</sub> | Power supply current | | 230 | | mA | #### Eye Diagram Performance Power dissipation Die measurement Vee: -5.0 V Input data rate: 10.7 Gb/s Single-ended data input: +/-450 mVpp Control voltage: VCm= VFm =VCREF VCp=-2.2 V; VFp=-3.0 V 1.15 Die measurement Vee: -5.0 V Input data rate: 10.7 Gb/s Single-ended data input: +/-450 mVp Control voltage: VCm=VFm=VCREF; VCp =-3.0 V; VFp =-3.0 V (Preliminary) Eye Diagram Performance (cont.) Die measurement Vee: -5.0 V Input data rate: 12.5 Gb/s Single-ended data input: +/-450 mVpp Control voltage: VCm=VFm=VCREF; VCp=-2.2 V; VFp=-3.0 V Die measurement Vee: -5.0 V Input data rate: 12.5 Gb/s Single-ended data input: +/-450 mVpp Control voltage: VCm=VFm=VCREF; VCp=-2.2 V; VFp=-3.0 V 10 Dec 2004 16:57 | See Measure | Markers 🔆 Eile Control Setup Measure Calibrate Utilities Help Die measurement Vee: 5.0 V Input data rate: 12.5 Gb/s Single-ended data input: +/-450 mVpp Control voltage: VCm=VFm=VCREF; VCp=-2.2 V to -3 V (accumulating); VFp=-3.0 V Vee: 5.0 V Input data rate: 10.7 Gb/s Single-ended clock input: +/-450 mVpp Control voltage: VCm=VFm=VCREF; Die measurement VCp=-2.2 V to -3 V (accumulating); VFp=-3.0 V (Preliminary) ### Recommended Operational Setup ### Recommended Chip Mounting Chip size 2235 µm ±10 µm x 1400 µm ±10 µm Chip thickness: 104 µm ±3 µm Pad size: 100 μm x 100 μm χ 100 μ... RF pad pitch: 150 µm (Preliminary) ### Pad Positions And Dimensions) Chip size: 2235 μm ±10 μm x 1400 μm ±10 μm Chip thickness: 104 $\mu$ m ±3 $\mu$ m Pad size: 100 µm x 100 μm RF pad pitch: 150 µm #### **Disclaimer** DIGIMIMIC RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. DIGIMIMIC DOES NOT ASSUME ANY LIABILITY ARISING OUT O THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. (Preliminary) # **Application Information** #### **CAUTION: THIS IS AN ESD SENSITIVE DEVICE** Chip carrier material should be selected to have GaAs compatible thermal coefficient of expansion and high thermal conductivity such as copper molybdenum or copper tungsten. The chip carrier should be machined, finished flat, plated with gold over nickel and should be capable of withstanding 325°C for 15 minutes. Die attachment for power devices should utilize Gold/Tin (80/20) eutectic alloy solder and should avoid hydrogen environment for HBT devices. Note that the backside of the chip is gold plated and it is connected to RF and DC Ground. These GaAs devices should be handled with care and stored in dry nitrogen environment to prevent contamination of bonding surfaces. These are ESD sensitive devices and should be handled with appropriate precaution including the use of wrist-grounding straps. All die attach and wire/ribbon bond equipment must be well grounded to prevent static discharges through the device. Recommended wire bonding: for Signal input / output connections, use either 3 mils wide and 0.5 mil thick gold ribbon or a pair of 1mil diameter wires with lengths as short as practical allowing for appropriate stress relief (typically 400 +/- 100 um long). For all other connections, a single 1 mil dia wire of appropriate minimum length may be used. ### Product Status Definitions | Datasheet<br>Identification | Product Status | Definition | |-----------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advanced Information | Formative or or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. DIGIMIMIC reserves the right to make changes at any time without notice in order to improve design. | | No Identification<br>Needed | Full Production | This datasheet contains final specifications. DIGIMIMIC reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not in Production | This datasheet contains specifications on a product that has been discontinued by DIGIMIMIC. The datasheet is printed for reference information only. |